create a dummy clock gen, can include it in both sim and synth
This commit is contained in:
@@ -6,12 +6,23 @@ module top(i_clk, o_led, lcol1);
|
||||
output wire o_led;
|
||||
output wire lcol1;
|
||||
|
||||
wire clk_12MHz;
|
||||
|
||||
clk_gen clk_gen_0 (/*autoinst*/
|
||||
// Outputs
|
||||
.o_clk (clk_12MHz),
|
||||
// Inputs
|
||||
.i_clk (i_clk));
|
||||
|
||||
reg [WIDTH-1:0] counter;
|
||||
|
||||
always @(posedge i_clk)
|
||||
always @(posedge clk_12MHz)
|
||||
counter <= counter + 1'b1;
|
||||
|
||||
assign o_led = counter[WIDTH-1];
|
||||
assign lcol1 = 1'b0;
|
||||
endmodule
|
||||
|
||||
// Local Variables:
|
||||
// verilog-library-directories:(".." "./rtl" ".")
|
||||
// End:
|
||||
|
||||
Reference in New Issue
Block a user