change divison factor in clk_gen for 100 MHz
This commit is contained in:
@@ -10,7 +10,7 @@ module top #(parameter WIDTH=24)(
|
|||||||
output wire [5:0] o_dataN,
|
output wire [5:0] o_dataN,
|
||||||
output wire o_led_row_0
|
output wire o_led_row_0
|
||||||
);
|
);
|
||||||
wire clk_3Hz;
|
wire clk_1Hz; // 1.4 Hz actually
|
||||||
wire clk_100MHz;
|
wire clk_100MHz;
|
||||||
reg buf_led = 0;
|
reg buf_led = 0;
|
||||||
wire buf_ready;
|
wire buf_ready;
|
||||||
@@ -19,8 +19,8 @@ module top #(parameter WIDTH=24)(
|
|||||||
assign o_dataN = ~buf_data;
|
assign o_dataN = ~buf_data;
|
||||||
|
|
||||||
/* verilator lint_off PINMISSING */
|
/* verilator lint_off PINMISSING */
|
||||||
clk_gen #(.DIVISION(22)) clk_gen0 (
|
clk_gen #(.DIVISION(26)) clk_gen0 (
|
||||||
.o_div_clk (clk_3Hz),
|
.o_div_clk (clk_1Hz),
|
||||||
.o_clk_100MHz (clk_100MHz),
|
.o_clk_100MHz (clk_100MHz),
|
||||||
.i_clk (i_clk));
|
.i_clk (i_clk));
|
||||||
/* verilator lint_on PINMISSING */
|
/* verilator lint_on PINMISSING */
|
||||||
@@ -35,7 +35,7 @@ module top #(parameter WIDTH=24)(
|
|||||||
.i_stop (~i_stopN),
|
.i_stop (~i_stopN),
|
||||||
.i_reset (~i_resetN));
|
.i_reset (~i_resetN));
|
||||||
|
|
||||||
always @(posedge clk_3Hz) begin
|
always @(posedge clk_1Hz) begin
|
||||||
buf_led <= ~buf_led;
|
buf_led <= ~buf_led;
|
||||||
end
|
end
|
||||||
|
|
||||||
|
|||||||
Reference in New Issue
Block a user